











**OR Gate** 

• OR gate provides the OR operation of the digital signal



• Boolean expression or Gate Equation

$$X = A + B$$

• Truth Table

| Α | В | Х |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |



**NAND Gate** 

 NAND gate provides the (AND+NOT) operation of the digital signal

Boolean expression or Gate Equation

$$X = \overline{A.B}$$

• Truth Table

| Α | В | Х |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |



**NOR Gate** 

 NOR gate provides the (OR+ NOT) operation of the digital signal



• Boolean expression or Gate Equation

$$X = \overline{A + B}$$

Truth Table

| Α | В | Х |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |



























## **Timing Diagram: NAND Gate** · Timing diagram of the NAND gate: F = (xy)'NAND





#### **Delays in Gates and Timing Diagrams**

- If the input of a logic gate is changed, the output will not change instantaneously. The reason behind this is elements that switch the inputs within the gate take a fixed time to react to change, so the resulting change output is delayed with respect to the input. The propagation delay in an inverter figure shown below any possible waveforms of input and output for an inverter. For a change in output delayed by time,  $\varepsilon$ , taken respectfully to the input, is said to have a propagation delay of  $\epsilon$ .
- A propagation delay for a 0 to 1 output change may be different than that of a delay for a 1 to 0 change. Some propagation delays can be neglected if they are as short as a few nanoseconds. However, it is good practice to analyze these sequential circuits, no matter how short the delay may be.
- short the delay may be.

  More than likely, a timing diagram will be used to analyze sequential circuits. Timing diagrams can be used to show different signals in a circuit as a function of time. When plotting numerous variables, they are plotted along the same time scale so the times at which these variables change with respect to each other can be easily understood.



#### **Delays in Gates and Timing Diagrams**

For a circuit with two gates, as shown below, each gate is assumed to have propagation delay of 20 ns. The diagram specifies what will happen if gate inputs B and C are held at regular values of 1 and 0, respectively, and gate input A is changed to 1 at t = 40 ns where it is then changed back to 0 at t = 100 ns. The gate output of  $G_1$  changes exactly 20 ns after A changes, and finally the gate output of G2 changes exactly 20 ns after G₁ changes.



#### **Delays in Gates and Timing Diagrams**

- The figure below depicts a timing diagram for a logic circuit with a delay element. Input X consists of two pulses: the first pulse is 2 microseconds wide and the second pulse is 3 microseconds wide. The delay element that tangents off of X has output Y, which is identical to the input, X, but it is delayed by 1 microsecond. What this means is that Y changes from a value of 1, 1 microsecond after the rising edge of the X pulse and then returns to a value of 0, 1 microsecond after the falling edge of the X pulse. Z, which is the output of this AND gate, should always be 1 during the time interval for which both X and Y have a value of 1. Assuming that there is a small propagation delay in the AND gate of \$\epsilon\$
- , then the output, Z, will provide the following timing diagram:



















# • A switch is a electrical/electronic component which make or break a circuit.







#### **Electrical Equivalent: NAND Gate**

A switch is a electrical/electronic component which make or break a circuit.



### **Electrical Equivalent: NOR Gate**

• A switch is a electrical/electronic component which make or break a circuit.



#### **Electrical Equivalent: XOR Gate**

 A switch is a electrical/electronic component which make or break a circuit.



#### **Electrical Equivalent: XOR Gate**

• A switch is a electrical/electronic component which make or break a circuit.



#### **Boolean Operations and Expressions**

- Addition 0 + 0 = 00 + 1 = 1
- Multiplication
- 0 \* 0 = 0 0 \* 1 = 0
- 1 + 0 = 1 1 \* 0 = 0 1 + 1 = 1 1 \* 1 = 1

#### **Laws of Boolean Algebra**

- Commutative Laws
- Associative Laws
- Distributive Law

#### **Commutative Law: Addition**

Commutative Law of Addition:

$$A + B = B + A$$

#### Commutative Law: Multiplication

• Commutative Law of Multiplication:

#### Associative Law: Addition

• Associative Law of Addition:

$$A + (B + C) = (A + B) + C$$

$$\begin{array}{ccc}
A & & & & & & \\
B & & & & & & \\
C & & & & & & \\
\end{array}$$

$$\begin{array}{cccc}
A + B & & & & \\
B & & & & & \\
C & & & & & \\
\end{array}$$

$$\begin{array}{cccc}
A + B & & & \\
C & & & & \\
\end{array}$$

$$\begin{array}{ccccc}
A + B & & & \\
C & & & & \\
\end{array}$$

#### Associative Law: Multiplication

• Associative Law of Multiplication:

$$\begin{array}{ccc}
A & & & & & \\
B & & & & & \\
C & & & & & \\
\end{array}$$

$$\begin{array}{ccc}
A & & & & \\
B & & & & \\
C & & & & \\
\end{array}$$

$$\begin{array}{cccc}
AB & & & \\
C & & & & \\
\end{array}$$

$$\begin{array}{cccc}
AB & & & \\
C & & & & \\
\end{array}$$

#### Distributive Law

• Distributive Law:

$$A(B + C) = AB + AC$$

#### **Rules of Boolean Algebra**

1. 
$$A + 0 = A$$

7. 
$$A \cdot A = A$$

**2.** 
$$A + 1 = 1$$

8. 
$$A \cdot \overline{A} = 0$$

3. 
$$A \cdot 0 = 0$$

9. 
$$\overline{\overline{A}} = A$$

**4.** 
$$A \cdot 1 = A$$

**10.** 
$$A + AB = A$$

5. 
$$A + A = A$$

11. 
$$A + \overline{A}B = A + B$$

**6.** 
$$A + \overline{A} = 1$$

**12.** 
$$(A + B)(A + C) = A + BC$$

























#### **DeMorgan's Theorem**

• Theorem 1

$$\overline{XY} = \overline{X} + \overline{Y}$$
 Remember:

• Theorem 2 BBCTS:

$$\overline{X + Y} = \overline{X}\overline{Y}$$

"Break the bar, change the sign"

$$\overline{\boldsymbol{X_1}\boldsymbol{X_2}\boldsymbol{X_3}...\boldsymbol{X_{n-1}}\boldsymbol{X_n}} = \overline{\boldsymbol{X_1}} + \overline{\boldsymbol{X_2}} + \overline{\boldsymbol{X_2}} + ..... + \overline{\boldsymbol{X_{n-1}}} + \overline{\boldsymbol{X_n}}$$

• Theorem 2: for n inputs

• Theorem 1: for n inputs

$$\overline{\mathbf{X}_{1} + \mathbf{X}_{2} + \mathbf{X}_{3} + \dots + \mathbf{X}_{n-1} + \mathbf{X}_{n}} = \overline{\mathbf{X}_{1}} \cdot \overline{\mathbf{X}_{2}} \cdot \overline{\mathbf{X}_{2}} \cdot \dots + \overline{\mathbf{X}_{n-1}} \cdot \overline{\mathbf{X}_{n}}$$























































































